

#### **Bitwise Instructions**





| Bitwise <op> description</op>                                                      | <op> Syntax</op>                          | Operation                        |
|------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------|
| Bitwise AND                                                                        | and R <sub>d</sub> , R <sub>n</sub> , Op2 | $R_d \leftarrow R_n \& Op2$      |
| Bit Clear each bit in Op2 that is a 1, the same bit in R <sub>d</sub> , is cleared | bic R <sub>d</sub> , R <sub>n</sub> , Op2 | $R_d \leftarrow R_n \& \sim Op2$ |
| Bitwise OR                                                                         | orr R <sub>d</sub> , R <sub>n</sub> , Op2 | $R_d \leftarrow R_n \mid Op2$    |
| Exclusive OR                                                                       | eor R <sub>d</sub> , R <sub>n</sub> , Op2 | $R_d \leftarrow R_n \land Op2$   |

### **Masking Summary**







#### **Shift and Rotate Instructions**





| Instruction            | Syntax                                                                                               | Operation                                                                                 | Notes                       | Diagram    |
|------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------|------------|
| Logical Shift Left     |                                                                                                      | $R_{d} \leftarrow R_{m} << const5$ $R_{d} \leftarrow R_{m} << R_{s}$                      | Zero fills<br>shift: 0 - 31 | C b31 b0 0 |
| Logical Shift Right    | LSR $R_d$ , $R_m$ , const5<br>LSR $R_d$ , $R_m$ , $R_s$                                              | $R_{d} \leftarrow R_{m} >> const5$ $R_{d} \leftarrow R_{m} >> R_{s}$                      | Zero fills<br>shift: 1 - 32 | 0          |
| Arithmetic Shift Right | ASR R <sub>d</sub> , R <sub>m</sub> , const5<br>ASR R <sub>d</sub> , R <sub>m</sub> , R <sub>s</sub> | $\begin{vmatrix} R_d \leftarrow R_m >> const5 \\ R_d \leftarrow R_m >> R_s \end{vmatrix}$ | Sign extends shift: 1 - 32  | → b31 → C  |
| Rotate Right           | ROR R <sub>d</sub> , R <sub>m</sub> , const5<br>ROR R <sub>d</sub> , R <sub>m</sub> , R <sub>s</sub> | $R_d \leftarrow R_m \text{ ror } const5$<br>$R_d \leftarrow R_m \text{ ror } R_s$         | right rotate<br>rot: 0 - 31 | b31 b0     |



- You can use ror to move the field to the desired location.
- Alternative: If you can create an immediate value mask with a data operation like: movn, mov, add, or sub that is often faster

#### C fread/fwrite Example - 1

```
#include <stdio.h>
#include <stdlib.h>
#include <errno.h>
#define BFSZ
                  8192 /* size of read */
int main(void)
 char fbuf[BFSZ];
 FILE *fin, *fout;
 size t readlen;
                               To handle
 size t bytes copied = 0;
 retval = EXIT_SUCCESS;
                               bytes moved
 if (argc != 3){
   fprintf(stderr, "%s requires two args\n", argv[0]);
    return EXIT FAILURE;
 /* Open the input file for read */
 if ((fin = fopen(argv[1], "r")) == NULL) {
   fprintf(stderr, "fopen for read failed\n");
    return EXIT FAILURE;
 /* Open the output file for write */
 if ((fout = fopen(argv[2], "w") == NULL) {
   fprintf(stderr, "fopen for write failed\n");
   fclose(fin);
    return EXIT FAILURE;
```

```
% ls -ls ZZZ
ls: ZZZ: No such file or directory
% ./a.out cp.c ZZZ
bytes copied: 1122
% ls -ls cp.c ZZZ
8 -rw-r--r-- 1 kmuller staff 1122 Jul 2 08:51 ZZZ
8 -rw-r--r-- 1 kmuller staff 1122 Jul 2 08:49 cp.c
```

 $^{6}$  X

### C fread/fwrite Example - 2

```
/* Read from the file, write to fout */
                                                                    By using an element size of 1 with a
                                                                    char buffer, this is byte I/O
while ((readlen = fread(fbuf, 1, BUFSIZ, fin)) > 0) {-
                                                                    Capture the bytes read so you know
  if (fwrite(fbuf, 1, readlen, fout) != readlen) {
                                                                    how many bytes to write
     fprintf(stderr, "write failed\n");
      retval = EXIT FAILURE;
                                                                      unless file length is an
      break;
                                                                      exact multiple of BUFSIZ,
                                                                      the last fread() will always
  bytes copied += readlen; //running sum bytes copied
                                                                      be less than BUFSIZ which
                                                                      is why you write readln
                                                                           readIn
if (retval == EXIT FAILURE)
  printf("Failure Copy did not complete only ");
printf("Bytes copied: %zu\n", bytes copied);
fclose(fin);
fclose(fout);
                                                                               BUFSZ
return retval;
                                                                      Jargon: the last record is
                                                                      often called the "runt"
                                                                                                    X
```

#### **Scientific Notation Binary**



- Computer hardware that supports this is called floating point hardware due to the "floating" of the binary point
- Declare such variable in C as float (or double)

### **Floating Point Representation**

- Analogous to scientific notation
- In Decimal:
  - 12000000, is 1.2 x 10<sup>7</sup> In C: 1.2e7
  - 0.0000012, is 1.2 x 10<sup>-6</sup> In C: 1.2e-6
- In Binary:
  - 11000.000, is 1.1 x 2<sup>4</sup>
  - 0.000101, is 1.01 x 2<sup>-4</sup>

### **Fractional Fixed Point Binary Numbers**



| Binary | Decimal |
|--------|---------|
| 2-1    | 0.5     |
| 2-2    | 0.25    |
| 2-3    | 0.125   |
| 2-4    | 0.0625  |

- "Binary Point", like decimal point, signifies boundary between integer and fractional parts
- Bits to right of "binary point" represent fractional powers of 2



#### **Examples:**

If the fixed-point format is xxxx.xxxx

$$10.1010_2 = 1 \times 2^1 + 1 \times 2^{-1} + 1 \times 2^{-3} = 2.625_{10}$$

$$100.1_2 = 1 \times 2^2 + 1 \times 2^{-1} = 4.5_{10}$$

$$1.111_2 = 1 \times 2^0 + 1 \times 2^{-1} + 1 \times 2^{-2} + 1 \times 2^{-3} = 1.875_{10}$$

#### **Scientific Notation – Base 10**

#### **Examples In Base 10:**

$$42.4 \times 10^5 = 4.24 \times 10^6$$

$$324.5 \times 10^5 = 3.245 \times 10^7$$

$$0.624 \times 10^5 = 6.24 \times 10^4$$

#### **Observation on base 10:**

- We usually adjust the exponent until we get down to one digit to the left of the decimal point
- The mantissa is normalized

#### **Normalized Scientific Notation**

- Convert from scientific notation to fixed binary point
- Perform the multiplication by shifting the decimal until the exponent disappears

| Binary | Decimal |
|--------|---------|
| 2-1    | 0.5     |
| 2-2    | 0.25    |
| 2-3    | 0.125   |
| 2-4    | 0.0625  |

- Example:  $1.011_2 \times 2^4 = 10110_2 = 22_{10}$
- Example:  $1.011_2 \times 2^{-2} = 0.01011_2 = 0.34375_{10}$
- Convert from binary point to normalized scientific notation
  - Distribute out exponents until binary point is to the right of a single digit
  - Example:  $1101.001_2 = 1.101001_2 \times 2^3$

#### Scientific Notation - Base 2

#### In Base 2:

10.1  $\times 2^5 = 1.01 \times 2^6$ 1011.1  $\times 2^5 = 1.0111 \times 2^8$ 0.110  $\times 2^5 = 1.10 \times 2^4$ 

- Normalizing with base 2:
- There is always a 1 to the left of the decimal point!
- The 1 is called the hidden bit
- We do not have to store the hidden bit since it is there in every normalized mantissa
- "Hidden bit" allows number to have One additional digit for increased precision

- Conversion Rules
- Adjust x to always be in the format 1.XXXXXXXXX... (mantissa is normalized)
- Mantissa portion ONLY encodes what is to the right of the decimal point
- Mantissa encoding is 1.[FRACTION BINARY DIGITS]
- But only [FRACTION BINARY DIGITS] are stored

#### Floating Point Numbers: Implementation Approach

- Supports a wide range of numbers, but limited precision
- Represent scientific notation numbers like 1.202 x 10<sup>6</sup>

$$(-1)^{s} M 2^{E}$$

| S        | E        | M        |
|----------|----------|----------|
| sign bit | exponent | fraction |

- Sign bit (a single bit): 0 positive, 1 negative
- Exponent: encoding of E above (it is NOT E directly represented in binary)
- Fraction: encoding of M above (it is NOT M directly represented in binary)

### Floating Point Number in a Byte (Not A Real Format)



- Mantissa encoding: = 1.[xxxx] encoded as an unsigned value
- Exponent encoding: 3 bits encoded as an unsigned value using bias encoding
  - Use the following variation of Bias encoding =  $(2^{E-1} 1)$
  - 3 bits for the bias we have  $2^{3-1} 1 = 2^2 1 = a$  bias of 3
  - With a Bias of 3: positive and negative numbers range: small to large is: 2-3 to 24

| Actual | -3  | -2  | -1  | 0   | 1   | 2   | 3   | 4  |
|--------|-----|-----|-----|-----|-----|-----|-----|----|
| Bias   | + 3 | + 3 | + 3 | + 3 | + 3 | + 3 | + 3 | +3 |
| Biased | 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7  |

# Floating Point Number (8-bits) Number Range: 2-3 to 24

| S = 1 bit | E = 3 bits | M = 4 bits |                                                                                            |
|-----------|------------|------------|--------------------------------------------------------------------------------------------|
| sign bit  | exponent   | fraction   |                                                                                            |
| S = 1 bit | E = 3 bits | M = 4 bits |                                                                                            |
| 0         | 000        | 0000       | 0.0 Special case in this simple model                                                      |
|           |            |            | we <u>do not</u> put back the "hidden bit"                                                 |
| S = 1 bit | E = 3 bits | M = 4 bits | — O conflict ( No. 1 and David's conflict                                                  |
| 0         | 000        | 0001       | Smallest Non-zero Positive<br>0.0010001 = 1/8 + 1/128 = 0.1328125 base 10                  |
|           | _          |            |                                                                                            |
| S = 1 bit | E = 3 bits | M = 4 bits | — Leavest Decition (Newstra                                                                |
| 0/1       | 111        | 1111       | Largest Positive/Negative  1.1111 x 2 <sup>4</sup> = 11111 = 31 base 10                    |
|           |            |            |                                                                                            |
| S = 1 bit | E = 3 bits | M = 4 bits | Conclinat (alabaet to mana) Number                                                         |
| 1         | 000        | 0000       | Smallest (closest to zero) Number $1.0000 \times 2^{-3} = 0.001000 = 1/8 = -0.125$ base 10 |

Note: Orange is hidden bit added back

Decimal to Float 7 6

Bias of 3

4 3

S

exponent (3 bits)

fraction (4 bits)

**Step 1:** convert from base 10 to binary (absolute value)

-0.375 (decimal) =  $0000.0110_{\text{base 2}}$ 

| Binary | Decimal |
|--------|---------|
| 2-2    | 0.25    |
| 2-3    | 0.125   |

**Step 2:** Find out how many places to shift to get the number into the normalized 1.xxxx mantissa format

 $0000.0110_2 = 1.1000 \times (2^{-2})_{\text{base } 10}$ 

exponent:  $-2_{10}$  + bias of  $3_{10}$  =  $1_{10}$  = 0b001 for the exponent (after adding the bias)

**Step 3:** Use as many digits as possible to the right of the decimal point in the fractional .xxxx part

1.1000

Step 4: Sign bit

positive sign bit is 0

negative sign bit is 1

| S   | exponent | fraction |
|-----|----------|----------|
| 1   | 0b001    | 0b1000   |
| 0x9 |          | 0x8      |

 $0 \times 98$ 

Float to Decimal

Bias of 3

4 3

s exponent (3 bits)

fraction (4 bits)

Step 1: Break into binary fields

$$0x45 =$$

**Step 2:** Extract the unbiased exponent

| 0x4 |          | 0x5      |
|-----|----------|----------|
| S   | exponent | fraction |
| 0   | 0b100    | 0b0101   |

 $0\dot{b}100 = 4_{base} 10 - bias of 3_{10} = 1_{10}$  for the exponent (bias removed)

**Step 3:** Express the mantissa (restore the hidden bit)

1.0101

Step 4: Apply the unbiased exponent

$$1.0101_{\text{base 2}} \times (2^1)_{\text{base 10}} = 10.101$$

Step 5: Convert to decimal

$$10.101 = 2.625_{\text{base } 10}$$

Step 6: Apply the Sign

| Binary | Decimal |
|--------|---------|
| 2-1    | 0.5     |
| 2-2    | 0.25    |
| 2-3    | 0.125   |
| 2-4    | 0.0625  |

### IEEE "754" Floating Point Double and Single Precision

31 30 23 22 Single Precision (C float) 0

sign Exponent (8 bits)
Uses a Bias of 127

fraction (23 bits)

Bias is  $(2^{8-1}-) = 127$ single precision floating point number =  $(-1)^s \times 2^{E-127} \times 1$ .fraction

63 62 52 51 Double Precision (C Double) 0

sign Exponent (11 bits)
Uses a Bias of 1023 fraction (52 bits)

bias is  $(2^{11-1}-1)=1023$ double precision floating point number  $=(-1)^s x 2^{E-1023} x$  1.fraction

# Decimal to IEEE Single Precision Float

sign Exponent (8 bits)
Bias is 127

fraction (23 bits)

**Step 1:** convert from base 10 to binary (absolute value)

-13.375 (decimal) = 1101.0110

| Binary | Decimal |
|--------|---------|
| 2-2    | 0.25    |
| 2-3    | 0.125   |

0

**Step 2:** Find out how many places to shift to get the number into the normalized 1.xxxx mantissa format

$$1101.0110 = 1.1010110 \times (2^3)_{\text{base } 10}$$

$$3 + bias of 127 = 130 for the exponent = 0b1000 0010$$

**Step 3:** Use as many digits that fit to the right of the decimal point in the fractional .xxxx part (0 pad )

1.1010110 0000 0000 0000 0000

**Step 4:** If the sign is positive sign bit is 0, otherwise it is 1

|   | S | exponent |      |   |     |      | fraction |      |      |      |   |            |
|---|---|----------|------|---|-----|------|----------|------|------|------|---|------------|
|   | 1 | 100      | 0001 | C | 101 | 0110 | 0000     | 0000 | 0000 | 0000 |   |            |
| _ |   | 0xc      | 0x1  |   | 0x5 | 0x6  | 0x0      | 0x0  | 0x0  | 0x0  | = | 0xc1560000 |

#### **IEEE Single Precision Float to Decimal**

31 30 23 22 0

sign Exponent (8 bits)
Bias is 127<sub>10</sub> fraction (23 bits)

Step 1: Break into binary fields and expand as needed

 $0 \times c \times 0 = 0 \times 0 \times c \times 0 = 0 \times c \times 0 =$ 

**Step 2:** Find the exponent

 $0b1000001 = 129_{base 10}$  - bias of  $127_{10} = 2_{10}$  exponent with bias added

**Step 3:** Express the mantissa (restore the hidden bit)

1.0110

**Step 4:** Apply the exponent

$$1.0110 \times (2^2)$$
 base 10 =  $101.10$ 

Step 5: Convert to decimal

$$101.10 = 5.5$$

Step 6: Apply the Sign

-5.5

| Binary | Decimal |
|--------|---------|
| 2-1    | 0.5     |
| 2-2    | 0.25    |
| 2-3    | 0.125   |
| 2-4    | 0.0625  |

# **Hardware – Not On Final – FYI Only**

### **Primary Processor State Elements**

- These major elements contain the current state of a processor:
- For purpose of class, instructions and data are shown stored using different memories – cse141/cse120 subjects



## **Simple ALU (Arithmetic Logic Unit)**

- Processors contain a special logic block called the Arithmetic Logic Unit or ALU
- The ALUop control lines (two in this simplistic case) specify the actual operation to be performed
- For our ARM CPU: N is 32

| Α                   | В  |            |
|---------------------|----|------------|
| ∤N                  | ∤N |            |
| ALU<br>∤N<br>Result |    | ALUControl |

| ALU Control Lines ALUcontrol (1:0) | Function<br>Performed |  |  |  |
|------------------------------------|-----------------------|--|--|--|
| 00                                 | ADD Result, A, B      |  |  |  |
| 01                                 | SUB Result, A, B      |  |  |  |
| 10                                 | AND Result, A, B      |  |  |  |
| 11                                 | OR Result, A, B       |  |  |  |

Example: Perform 
$$A$$
 OR  $B$ 

$$ALUControl = 11$$

$$Result = A \text{ OR } B$$

## **Memory Arrays**

- Efficiently store large amounts of data
- Different types based on the technology used in the storage element. Examples:
  - Dynamic random-access memory (DRAM)
  - Static random-access memory (SRAM)
  - NVM (non-volatile memory, flash, Intel Optane, etc.)

Interfaces: Address & Data, R/W

 M-bit data value read/written at each unique N-bit address



#### **Memory Arrays**

- 2-dimensional array of bit cells
  - Each bit cell stores one bit of data
- N address bits and M data bits:
  - $-2^N$  rows and M columns
  - Depth: number of rows (number of words)
  - Width: number of columns (size of word)
  - Array size: depth  $\times$  width =  $2^N \times M$







#### **Multi-Ported Register File (Memory)**

- Port: address/data pair
- 4-ported memory (N address bits, M data bits)
  - 2 read data (out) ports (A1/RD1, A2/RD2)
  - 1 write data (in) port (A3/WD3, WE3 high enables writing)
  - 1 R15 Write Port (Always enabled)



#### **Clocked Circuit**



- Clocked circuits employs a synchronizing signal called a <u>clock</u>
  - A clock is a periodic train of pulses; 0s and 1s
- A clock determines when computational activities occur
- Other inputs determine what changes will occur

### **Steering Logic Multiplexers (or Muxes)**



- Connects (routes) one of 2<sup>n</sup> inputs to the output
  - 1 output
  - 2<sup>n</sup> data inputs
  - n control lines selects just one of the inputs to route to the output
- "Selects" (decides) which input connects to output

# **Multiplexers (or Muxes)**





2:1 MUX Functional

| S | Output |
|---|--------|
| 0 | Α      |
| 1 | В      |

# **Step 1: Instruction Fetch (Idr)**

Steps through the program by fetching machine code from instruction memory



**Assembly Code** 

MOV R1, #100

MOV R2, #69

STR R3, [R1]

ADD R3, R1, R2

Machine Code

0xE3A01064

0xE3A02045

0xE2813002

0xE5913000

Hardware Decodes each instructions and uses logic + mux's on the bit fields to route the data to/from destinations and functional units

# **Step 1: Instruction Fetch (LDR)**

#### ldr Rd, [Rn, imm12]







| 31:28 | 27:26    | 25:20 | 19:16 | 15:12 | 11:0  |
|-------|----------|-------|-------|-------|-------|
| cond  | op<br>01 | PUBW  | Rn    | Rd    | imm12 |

# Step 2: Read source operands from Register File

ldr Rd, [Rn, imm12]





## **Step 3: Extend the Immediate Field From 12 to 32 bits**

ldr Rd, [Rn, imm12]



## **Step 4: Read The Base Register**

ldr Rd, [Rn, imm12]



## **Step 5: Generate The memory address (Rn + imm12)**

ldr Rd, [Rn, imm12]



# **Step 6: Read Data from memory**

ldr Rd, [Rn, imm12]



| 31 | :28 27 | r:26 |   | 25:2 | 20 |   |   | A1<br>19:16 | A3 | Extend<br>11:0 |
|----|--------|------|---|------|----|---|---|-------------|----|----------------|
| со | nd C   | p ī  | P | U    | В۱ | N | L | Rn          | Rd | imm12          |

| ALUControl <sub>1:0</sub> | Function |
|---------------------------|----------|
| 00                        | Add      |
| 01                        | Subtract |
| 10                        | AND      |
| 11                        | OR       |

### **Step 7: write Memory to Register Rd**

ldr Rd, [Rn, imm12]



| 31:28 | 27:26 | 25:20 | A1 | A3 | Extend<br>11:0 |
|-------|-------|-------|----|----|----------------|
| cond  | op T  | PUBWL | Rn | Rd | imm12          |

| ALUControl <sub>1:0</sub> | Function |
|---------------------------|----------|
| 00                        | Add      |
| 01                        | Subtract |
| 10                        | AND      |
| 11                        | OR       |

### **Step 8: Get The address of the next instruction**



Dedicated + 4 adder for stepping through instructions

### Datapath to keep R15 consistent with the PC



- Source: R15 must track the PC and be available to read/write in the Register File
  - PC/r15 can be read explicitly in an instruction
  - Value in PC/r15 is = current PC plus 8 (for pipelining cse141) & updated every cycle!
- **Destination**: Can write explicitly to PC/r15 (causes a branch as a side effect)

### STR (Same as Idr except must write Rd to memory)

str Rd, [Rn, imm12]



|       |       |        | A1    | A2    | <b>L</b> Extend |
|-------|-------|--------|-------|-------|-----------------|
| 31:28 | 27:26 | 25:20  | 19:16 | 15:12 | 11:0            |
| cond  | op ī  | DUBW   | Rn    | Rd    | imm12           |
| cond  | 01    | PUBVVL | KII   | Ku    | 111111112       |
|       |       | funct  | J     |       |                 |

| ALUControl <sub>1:0</sub> | Function |
|---------------------------|----------|
| 00                        | Add      |
| 01                        | Subtract |
| 10                        | AND      |
| 11                        | OR       |

### **STR Read Register Rd**

str Rd, [Rn, imm12]



|       |          |          | A1    | A2    | <sub>I</sub> Extend |
|-------|----------|----------|-------|-------|---------------------|
| 31:28 | 27:26    | 25:20    | 19:16 | 15:12 | 11:0                |
| cond  | op<br>01 | I PUBW L | Rn    | Rd    | imm12               |
|       |          | funct    | J     |       |                     |

| ALUControl <sub>1:0</sub> | Function |
|---------------------------|----------|
| 00                        | Add      |
| 01                        | Subtract |
| 10                        | AND      |
| 11                        | OR       |

### **STR** write the contents of Rd to memory

str Rd, [Rn, imm12]



|       |       |        | A1    | A2    | <b>L</b> Extend |
|-------|-------|--------|-------|-------|-----------------|
| 31:28 | 27:26 | 25:20  | 19:16 | 15:12 | 11:0            |
| cond  | op ī  | DUBW   | Rn    | Rd    | imm12           |
| cond  | 01    | PUBVVL | KII   | Ku    | 111111112       |
|       |       | funct  | J     |       |                 |

| ALUControl <sub>1:0</sub> | Function |
|---------------------------|----------|
| 00                        | Add      |
| 01                        | Subtract |
| 10                        | AND      |
| 11                        | OR       |

# **Data Processing Instructions: Src2 immediate**

#### **Data-processing**

| 31:28 | 27:26    | 25 | 24:21 | 20 | 19:16 | 15:12 | 11:8 | 7:0  |
|-------|----------|----|-------|----|-------|-------|------|------|
| cond  | op<br>00 |    | cmd   | S  | Rn    | Rd    | rot  | imm8 |

add Rd, Rn, imm8

- Must Modify extend logic
- Read from Rn and Imm8 (ImmSrc chooses zero-extended Imm8 instead of Imm12)
- Write ALUResult to register file
- Write to Rd

| ImmSrc₀ | Extlmm                          | Description         |
|---------|---------------------------------|---------------------|
| 0       | {24'b0, Instr <sub>7:0</sub> }  | Zero-extended imm8  |
| 1       | {20'b0, Instr <sub>11:0</sub> } | Zero-extended imm12 |

#### **Data Processing Instructions: Src2 + immediate**

add Rd, Rn, imm8

- Read from Rn and Imm8 (control lines ImmSrc chooses the zero-extended Imm8 instead of Imm12)
- We can get ALUResult, but how to route to the register file?



|       |          |       |    | A1    | A3    |      | SrcB |
|-------|----------|-------|----|-------|-------|------|------|
| 31:28 | 27:26 25 | 24:21 | 20 | 19:16 | 15:12 | 11:8 | 7:0  |
| cond  | op<br>00 | cmd   | S  | Rn    | Rd    | rot  | imm8 |

| Control    | Value |
|------------|-------|
| PCsrc      | 0     |
| ReqWrite   | 1     |
| ImmSrc     | 0     |
| ALUcontrol | 00    |
| MemWrite   | 0     |
| MemtoReg   | 0     |
|            |       |

| ALUControl <sub>1:0</sub> | Function |  |  |  |
|---------------------------|----------|--|--|--|
| 00                        | Add      |  |  |  |
| 01                        | Subtract |  |  |  |
| 10                        | AND      |  |  |  |
| 11                        | OR       |  |  |  |

### **Data Processing Instructions: Src2 immediate**

add Rd, Rn, imm8

Solution: Add Mux to route ALU output around memory to Write to Rd



|       |          |       |    | A1    | A3    |      | SrcB |  |
|-------|----------|-------|----|-------|-------|------|------|--|
| 31:28 | 27:26 25 | 24:21 | 20 | 19:16 | 15:12 | 11:8 | 7:0  |  |
| cond  | op 00 I  | cmd   | S  | Rn    | Rd    | rot  | imm8 |  |

| Control    | Value |
|------------|-------|
| PCsrc      | 0     |
| ReqWrite   | 1     |
| ImmSrc     | 0     |
| ALUcontrol | 00    |
| MemWrite   | 0     |
| MemtoReg   | 0     |

| ALUControl <sub>1:0</sub> | Function |  |  |  |
|---------------------------|----------|--|--|--|
| 00                        | Add      |  |  |  |
| 01                        | Subtract |  |  |  |
| 10                        | AND      |  |  |  |
| 11                        | OR       |  |  |  |

### **Data Processing Instructions: Src2 immediate**

- Read from Rn and Imm8 (control lines *ImmSrc* chooses the zero-extended Imm8 instead of Imm12)
- Set ALUFlags, no Rd writeback! cmp Rn, imm8



|       |         |         | SrcB |       |       |      |      |
|-------|---------|---------|------|-------|-------|------|------|
| 31:28 | 27:26 2 | 5 24:21 | 20   | 19:16 | 15:12 | 11:8 | 7:0  |
| cond  | op 00 I | cmd     | S    | Rn    | Rd    | rot  | imm8 |

| Control    | Value |                           |                     |  |  |
|------------|-------|---------------------------|---------------------|--|--|
| PCsrc      | 0     | ALUControl <sub>1:0</sub> | <b>Function</b> Add |  |  |
| ReqWrite   | 0     | 00                        | Add                 |  |  |
| ImmSrc     | 0     | 01                        | Subtract            |  |  |
| ALUcontrol | 01    | 10                        |                     |  |  |
| MemWrite   | 0     | 10                        | AND                 |  |  |
| MemtoReg   | x     | 11                        | OR                  |  |  |
|            |       | _                         | X                   |  |  |

- Read from Rn and Rm (instead of Imm8)
- Write ALUResult to register file
- Write to Rd

#### **Data-processing**

| 31:28 | 27:26        | 25 | 24:21 | 20 | 19:16 | 15:12 | 11:7   | 6:5 | 4 | 3:0 |
|-------|--------------|----|-------|----|-------|-------|--------|-----|---|-----|
| cond  | <b>op</b> 00 | I  | cmd   | S  | Rn    | Rd    | shamt5 | sh  | 0 | Rm  |

add Rd, Rn, Rm

| ALUControl <sub>1:0</sub> | Function |
|---------------------------|----------|
| 00                        | Add      |
| 01                        | Subtract |
| 10                        | AND      |
| 11                        | OR       |

- For RM we need to Add mux to route bits 3:0 to A2
- Read from Rn and Rm (instead of Imm8)
- Need to get RD2 to ALU!

add Rd, Rn, Rm

| Control    | Value |
|------------|-------|
| PCsrc      | 0     |
| RegSrc     | 0     |
| ReqWrite   | 1     |
| ImmSrc     | х     |
| ALUSrc     | 0     |
| ALUcontrol | 00    |
| MemWrite   | 0     |
| MemtoReg   | 0     |



- Add Mux to route RD2 to ALU, and another mux to route bits 3:0 to A2
- Read from Rn and Rm (instead of Imm8)
- Write ALUResult to register file
- Write to Rd

add Rd, Rn, Rm





- Read from Rn and Rm (instead of Imm8)
- Set ALUFlags

cmp Rn, Rm





|       |          |       |    | A1    |       |        |     |   | <b>A2</b> |   |
|-------|----------|-------|----|-------|-------|--------|-----|---|-----------|---|
| 31:28 | 27:26 25 | 24:21 | 20 | 19:16 | 15:12 | 11:7   | 6:5 | 4 | 3:0       | 7 |
| cond  | op<br>00 | cmd   | S  | Rn    | Rd    | shamt5 | sh  | 0 | Rm        |   |

51

### **Branch Instruction Format (B and BL)**

- Branch Target Address (BTA)
  - Next PC when branch taken
  - BTA is relative to current PC + 8
- *imm24* = # of words (instructions) BTA is away from PC+8



52



53

#### **Branch Instruction: Extend Functional Unit**

| ALUControl <sub>1:0</sub> | Function |  |  |
|---------------------------|----------|--|--|
| 00                        | Add      |  |  |
| 01                        | Subtract |  |  |
| 10                        | AND      |  |  |
| 11                        | OR       |  |  |

| ImmSrc <sub>1:0</sub> | Extlmm                                               | Description         |
|-----------------------|------------------------------------------------------|---------------------|
| 00                    | {24'b0, Instr <sub>7:0</sub> }                       | Zero-extended imm8  |
| 01                    | {20'b0, Instr <sub>11:0</sub> }                      | Zero-extended imm12 |
| 10                    | {6{Instr <sub>23</sub> }, Instr <sub>23:0</sub> } 00 | Sign-extended imm24 |



| Control         | Add r2,r1, 4<br>Rd, Rn, imm8 | cmp r1, 4<br>Rn, imm8 | Add r3,r7,r1<br>Rd, Rn, Rm | sub r3,r7,r1 | and r3,r7,r1 | Str r5, [r6, #44] Rd, [Rn,imm12] | ldr r4, [r0, r1]<br>Rd, [Rn, Rm] | b label<br>s_ext_imm24 |
|-----------------|------------------------------|-----------------------|----------------------------|--------------|--------------|----------------------------------|----------------------------------|------------------------|
| PCsrc           | 0                            | 0                     | 0                          | 0            | 0            | 0                                | 0                                | 1                      |
| RegSrc[1:0]     | X0                           | Х0                    | 00                         | 00           | 00           | 10                               | 00                               | X1                     |
| ReqWrite        | 1                            | 0                     | 1                          | 1            | 1            | 0                                | 1                                | 0                      |
| (n) RA1[3:0]    | 0001                         | 0001                  | 0111                       | 0111         | 0111         | 0110                             | 0000                             | 1111                   |
| (m) RA2[3:0]    | xxxx                         | XXXX                  | 0001                       | 0001         | 0001         | 0101                             | 0001                             | xxxx                   |
| (d) RA3[3:0]    | 0010                         | XXXX                  | 0011                       | 0011         | 0011         | XXXX                             | 0100                             | xxxx                   |
| ImmSrc[1:0]     | 00                           | 00                    | хх                         | хх           | xx           | 01                               | хх                               | 10                     |
| ALUSrc          | 1                            | 1                     | 0                          | 0            | 0            | 1                                | 0                                | 1                      |
| ALUcontrol[1:0] | 00                           | 01                    | 00                         | 01           | 10           | 00                               | 00                               | 00                     |
| MemWrite        | 0                            | 0                     | 0                          | 0            | 0            | 1                                | 0                                | 0                      |
| MemtoReg        | 0                            | 0                     | 0                          | 0            | 0            | Х                                | 1                                | 0                      |

